欢迎您!
东篱公司
退出
申报数据库
申报指南
立项数据库
成果数据库
期刊论文
会议论文
著 作
专 利
项目获奖数据库
位置:
成果数据库
>
会议
> 会议详情页
A 5.6~8.2GHz QVCO with a New DCCA Circuit
所属机构名称:复旦大学
会议名称:2012 IEEE 11th International Conference on Solid-State and Integrated Circuit Technology Proceedings
时间:2012.10.29
成果类型:会议
相关项目:基于全数字锁相环和多模无线应用的频率综合器研究
作者:
Ning Zhu|Wei Li|Ning Li|Junyan Ren|
同会议论文项目
基于全数字锁相环和多模无线应用的频率综合器研究
期刊论文 16
会议论文 28
同项目会议论文
A 30.4% tuning range Quadrature LC VCO using Class-C structure
A DC-12.8GHz Fully Differential Buffer with 0.35dB Gain Variation for Ultra-Wideband Applications
A 5.6~8.2GHz QVCO with a New DCCA Circuit
A 0.3~17.2GHz Frequency Divider with Capacitive Degeneration In 130nm CMOS,
A DC-12.8GHz Fully Differential Buffer with 0.35dB Gain Variation for Ultra-Wideband Applications
A 1.5 mW 26.2–32.2 GHz Divide-by-4 Injection-Locked Frequency Divider in 130 nm CMOS Process
A High-resolution, High-linearity, Two-step Time-to-Digital Converter for Wideband Counter-assisted
Design of a LC VCO and injection locked frequency divider special for Ka-band application
A High-resolution, High-linearity, Two-step Time-to-Digital Converter for Wideband Counter-assisted
Design of a LC VCO and injection locked frequency divider special for Ka-band application
A 5.6~8.2GHz QVCO with a New DCCA Circuit
A 0.3~17.2GHz Frequency Divider with Capacitive Degeneration In 130nm CMOS,
Algorithms Based on All-Digital Phase-Locked Loop for Fast-lockingand Spur Free
A High-resolution, High-linearity, Two-step Time-to-Digital Converter for Wideband Counter-assisted
Design of a LC VCO and injection locked frequency divider special for Ka-band application
A 5.6~8.2GHz QVCO with a New DCCA Circuit
A 0.3~17.2GHz Frequency Divider with Capacitive Degeneration In 130nm CMOS,
A Time-to-Digital Converter Based AFC for Wideband Frequency Synthesizer
A DC-12.8GHz Fully Differential Buffer with 0.35dB Gain Variation for Ultra-Wideband Applications
A 1.5 mW 26.2–32.2 GHz Divide-by-4 Injection-Locked Frequency Divider in 130 nm CMOS Process
A DC-12.8GHz Fully Differential Buffer with 0.35dB Gain Variation for Ultra-Wideband Applications
A 1.5 mW 26.2–32.2 GHz Divide-by-4 Injection-Locked Frequency Divider in 130 nm CMOS Process
A High-resolution, High-linearity, Two-step Time-to-Digital Converter for Wideband Counter-assisted
Design of a LC VCO and injection locked frequency divider special for Ka-band application
A 0.3~17.2GHz Frequency Divider with Capacitive Degeneration In 130nm CMOS,
A DC-12.8GHz Fully Differential Buffer with 0.35dB Gain Variation for Ultra-Wideband Applications
A 1.5 mW 26.2–32.2 GHz Divide-by-4 Injection-Locked Frequency Divider in 130 nm CMOS Process