位置:成果数据库 > 期刊 > 期刊详情页
A 12-bit compact column-parallel SAR ADC with dynamic power control technique for high-speed CMOS image sensors
  • ISSN号:1674-4926
  • 期刊名称:《半导体学报:英文版》
  • 时间:0
  • 分类:TN929.533[电子电信—通信与信息系统;电子电信—信息与通信工程] TP212[自动化与计算机技术—控制科学与工程;自动化与计算机技术—检测技术与自动化装置]
  • 作者机构:[1]State Key Laboratory of Superlattices and Microstructures, Institute of Semiconductors, Chinese Academy of Sciences,Beijing 100083, China
  • 相关基金:Project supported by the National Natural Science Foundation of China (No. 61234003) and the Special Funds for Major State Basic Research Project of China (No. 2011 CB932902).
中文摘要:

This paper presents a 12-bit column-parallel successive approximation register analog-to-digital converter(SAR ADC) for high-speed CMOS image sensors. A segmented binary-weighted switched capacitor digitalto-analog converter(CDAC) and a staggered structure MOM unit capacitor is used to reduce the ADC area and to make its layout fit double pixel pitches. An electrical field shielding layout method is proposed to eliminate the parasitic capacitance on the top plate of the unit capacitor. A dynamic power control technique is proposed to reduce the power consumption of a single channel during readout. An off-chip foreground digital calibration is adopted to compensate for the nonlinearity due to the mismatch of unit capacitors among the CDAC. The prototype SAR ADC is fabricated in a 0.18 m 1P5 M CIS process. A single SAR ADC occupies 20 2020 m2. Sampling at 833 k S/s, the measured differential nonlinearity, integral nonlinearity and effective number of bits of SAR ADC with calibration are 0.9/–1 LSB, 1/–1.1 LSB and 11.24 bits, respectively; the power consumption is only 0.26 m W under a 1.8-V supply and decreases linearly as the frame rate decreases.

英文摘要:

This paper presents a 12-bit column-parallel successive approximation register analog-to-digital con- verter (SAR ADC) for high-speed CMOS image sensors. A segmented binary-weighted switched capacitor digital- to-analog converter (CDAC) and a staggered structure MOM unit capacitor is used to reduce the ADC area and to make its layout fit double pixel pitches. An electrical field shielding layout method is proposed to eliminate the parasitic capacitance on the top plate of the unit capacitor. A dynamic power control technique is proposed to reduce the power consumption of a single channel during readout. An off-chip foreground digital calibration is adopted to compensate for the nonlinearity due to the mismatch of unit capacitors among the CDAC. The prototype SAR ADC is fabricated in a 0.18 μm 1P5M CIS process. A single SAR ADC occupies 20 × 2020μm2. Sampling at 833 kS/s, the measured differential nonlinearity, integral nonlinearity and effective number of bits of SAR ADC with calibration are 0.9/-1 LSB, 1/-1.1 LSB and 11.24 bits, respectively; the power consumption is only 0.26 mW under a 1.8-W supply and decreases linearly as the frame rate decreases.

同期刊论文项目
同项目期刊论文
期刊信息
  • 《半导体学报:英文版》
  • 中国科技核心期刊
  • 主管单位:中国科学院
  • 主办单位:中国电子学会 中国科学院半导体研究所
  • 主编:李树深
  • 地址:北京912信箱
  • 邮编:100083
  • 邮箱:cjs@semi.ac.cn
  • 电话:010-82304277
  • 国际标准刊号:ISSN:1674-4926
  • 国内统一刊号:ISSN:11-5781/TN
  • 邮发代号:2-184
  • 获奖情况:
  • 90年获中科院优秀期刊二等奖,92年获国家科委、中共中央宣传部和国家新闻出版署...,97年国家科委、中共中央中宣传部和国家新出版署三等奖,中国期刊方阵“双效”期刊
  • 国内外数据库收录:
  • 俄罗斯文摘杂志,美国化学文摘(网络版),荷兰文摘与引文数据库,美国工程索引,美国剑桥科学文摘,英国科学文摘数据库,日本日本科学技术振兴机构数据库,中国中国科技核心期刊,中国北大核心期刊(2004版),中国北大核心期刊(2008版),英国英国皇家化学学会文摘,中国北大核心期刊(2000版)
  • 被引量:7754