欢迎您!
东篱公司
退出
申报数据库
申报指南
立项数据库
成果数据库
期刊论文
会议论文
著 作
专 利
项目获奖数据库
位置:
成果数据库
>
会议
> 会议详情页
Thermally Stable TaOx-based Resistive Memory with TiN Electrode for MLC application
所属机构名称:北京大学
会议名称:2010 10th International Conference on the Solid-State Integrated Circuit Technology(ICSICT)
成果类型:会议
相关项目:集成电路工艺研究(包括CAM)
作者:
Lijie Zhang|Yangyuan Wang|Shiqiang Qin|Ru Huang|Yue Pan|Congyin Shi|Dejin Gao|
同会议论文项目
集成电路工艺研究(包括CAM)
期刊论文 55
会议论文 53
获奖 2
专利 35
同项目会议论文
Fabrication of Silicon Nanowires on Bulk Si Substrate Using CMOS Compatible Top-down Process
Unipolar switching RRAM based on Silicon Monoxide (SiO) for 3D Memory Integration
New Observations of FN Stress Induced Performance Degradation of RF MOSFETs
Investigation of thermally robust single-component resistive switching organic memory cell
Investigations on the impact of the parasitic bottom transistor in gate-all-around silicon nanowire
Highly Scalable Capacitorless DRAM Cell on Thin-Body with Band-gap Engineered Source and Drain
The material characterization of nickel germanosilicides on SiGe/Si substrate and the contact size e
A comprehensive study on schottky barrier nanowire transistors (SB-NWTs): Principle, physical limits
The parasitic effects induced by the contact in RRAM with MIM structure
Theoretical study of low-energy electron penetration in resist-substrate target by Monte Carlo simul
Reliability enhancement in advanced MOSFETs Using the U—shape STI structure for radiation applicatio
Experimental study on quasi-ballistic transport in silicon nanowire transistors and the impact of se
A new self-aligned BOI (Body-on-insulator) finfet fabricated on bulk SI wafers
Investigation of the RESURF dielectric inserted (REDI) LDMOS as a novel silicon-based RF power devic
BOI (Body—on—Insulator) FinFETs on Bulk Si Wafers: Simulation and Fabrication
Investigation on TiOPc Bistable Resistance Switching Characteristics for Memory Applications
Impacts of non-negligible electron trapping/detrapping on the NBTI characteristics in silicon nanowi
New High—Voltage and Reliable RF LDMOS Fabricated with Standard Foundry CMOS Technology
A new highly-scalable equivalent circuit model for on-chip symmetrical transformer with accurate sub
Investigations on the physical understanding of mobility in MOSFETs - From drift-diffusion to quasi-
Study of Low Frequency Noise Behavior in Silicon Nanowire Transistors Fabricated with Top—to—Down Ap
An Experimental Study on Carrier Transport in Silicon Nanowire Transistors: How Close to the Ballist
Investigations on proton-irradiation-induced spacer damage in deep-submicron MOSFETs
Design Consideration of Ion Implantation in Dopant Segregation Technique at NiSi/Si Interface
Self-Heating Effect and Characteristic Variability of Gate-All-Around Silicon Nanowire Transistors f
Investigation of silicon NC memory with improved threshold voltage window
Investigations on the performance limits of the IMOS transistor
The Impact of Pre—Ion Implantation (PII) on the Characteristics of Nickel Germanide Films and NiGe/G
Performance improvement of flash memory with a novel quasi-SOI structure
Investigation on the effective immunity to process induced line-edge roughness in silicon nanowire M
Investigation of source potential impacts on drain disturb in Nanoscale Flash Memory
A novel nitrogen-doped SiOx resistive switching memory with low switching voltages
Predictive Modeling of Capacitance and Resistance in Gate-all-around Cylindrical Nanowire MOSFETs fo
New Observations of Suppressed Randomization in LER/LWR of Si Nanowire Transistors: Experiments and
Impacts of Diameter-Dependent Annealing in Silicon Nanowire MOSFETs
Impacts of Diameter-Dependent Annealing on S/D Extension Random Dopant Fluctuations in Silicon Nanow
Simulation of Line-Edge Roughness Effects in Silicon Nanowire MOSFETs
Carbon nanotube FETs decorated by gold nanoparticles: Electrical properties and mechanism
Novel polymer resistive memory based on parylene with high compatibility and scalability
High-Q integrated inductor using Post-CMOs selectively grown porous silicon (SGPS) technique for RFI
New Observations on the Hot Carrier and NBTI Reliability of Silicon Nanowire Transistors
New Self-Aligned Silicon Nanowire Transistors on Bulk Substrate Fabricated by Epi-Free Compatible CM
Experimental investigation of Quasi-SOI MOSFET for highly scaled devices
Precise Simulation on Ultra-Low Energy Ion Implantation by Molecular Dynamic Approach with Proper In
A molecular dynamic simulation on boron monomer and boron cluster implantation under line edge rough
Simulation of analog/RF performance and process variation in nanowire transistors
A Comparison Study of Silicon Nanowire Transistor with Schottky-Barrier Source/Drain and Doped Sourc
New Insights into Oxide Traps Characterization in Gate-All-Around Nanowire Transistors with TiN Meta
Experimental Investigation and Design Optimization Guidelines of Characteristic Variability in Silic
Novel high-speed polymer resistive change memory with new transition time testing method
Experimental Study on Ig RTS Noise of SiON/HfO2/TaN PMOSFETs
Performance Improvement of the Capacitorless DRAM Cell with Quasi-SOI Structure Based on Bulk Substr