位置:成果数据库 > 期刊 > 期刊详情页
基于DVI的时钟数据恢复电路设计
  • ISSN号:0253-4177
  • 期刊名称:半导体学报
  • 时间:0
  • 页码:63-67
  • 语言:中文
  • 分类:TN47[电子电信—微电子学与固体电子学]
  • 作者机构:[1]兰州大学物理科学与技术学院,兰州730000, [2]西安交通大学微电子研究所,西安710049, [3]兰州交通大学电子与信息工程学院,兰州730070
  • 相关基金:国家自然科学基金(批准号:60676033)和西安市科技计划创新基金(批准号:GG04001)资助项目
  • 相关项目:有机光电功能材料蒽偶联稠化物的合成及其器件的研究
中文摘要:

设计了一种实现DVI(digital visual interface)数字视频信号接收器的新型时钟数据恢复电路.通过在过采样电路和数字锁相环之间增加弹性缓冲电路,在实现10bit数据恢复的同时,使采样时钟频率减小为数据频率的2.5倍,DPLL同时对10bit并行的数据进行相位检测判断,提高了判断的正确率,使数据传输的误码率得到改善.采用SMIC0.18μm CMOS工艺流片,测试结果表明,输入三路并行的1.65Gbps/ch UXGA格式像素数据和传输电缆长度2m条件下,输出系统时钟信号最大抖动峰-峰值为183ps,均方值为24ps,满足DVI规范要求.

英文摘要:

A novel clock and data recovery circuit has been designed to implement a digital visual interface (DVI) receiver. A flexible buffer was placed between the over-sampler and DPLL. Not only was 10bits data recovery implemented, but also the frequency of sampling clock was reduced to 2.5 times of the data frequency. The phase verification for 10bit parallel data by DPLL increases the accuracy rate of judgment and improves the bit error rate. The receiver has been fabricated with an SMIC 0. 18μm CMOS process. The testing results show that the maximum peak-peak and RMS jitters of the output system clock are 183ps and 24ps, respectively,under the measuring condition that the data rate is 1.65Gbps/ch for inputting a UXGA pixel data signal with 2m cable.

同期刊论文项目
同项目期刊论文